# SAM9G25 Microcontroller Schematic Check List

#### 1. Introduction

This application note is a schematic review check list for systems embedding the Atmel® AT91SAM ARM®-based SAM9G25 Embedded MPU.

It gives requirements concerning the different pin connections that must be considered before starting any new board design and describes the minimum hardware resources required to quickly develop an application with the SAM9G25. It does not consider PCB layout constraints.

It also gives advice regarding low-power design constraints to minimize power consumption.

This application note is not intended to be exhaustive. Its objective is to cover as many configurations of use as possible.

The Check List table has a column reserved for reviewing designers to verify the line item has been checked.



# AT91SAM ARM-based Embedded MPU

# Application Note





## 2. Associated Documentation

Before going further into this application note, it is strongly recommended to check the latest documents for the SAM9G25 Microcontroller on Atmel's Web site.

Table 2-1 gives the associated documentation needed to support full understanding of this application note.

**Table 2-1.** Associated Documentation

| Information                                                                                | Document Title                                                                                         |
|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| User Manual Electrical/Mechanical Characteristics Ordering Information Errata              | AT91SAM ARM-based Embedded MPU - SAM9G25 Datasheet                                                     |
| Internal architecture of processor ARM/Thumb instruction sets Embedded in-circuit-emulator | ARM9EJ-S <sup>™</sup> Technical Reference Manual<br>ARM926EJ-S <sup>™</sup> Technical Reference Manual |
| Evaluation Kit User Guide                                                                  | SAM9G25-EK User Guide                                                                                  |

### 3. Schematic Check List

CAUTION: The AT91SAM9 board design must comply with the power-up and power-down sequence guidelines provided in the datasheet to guarantee reliable operation of the device.







| þ | Signal Name                                                           | Recommended Pin Connection                                                              | Description                                                                                                                                                                                 |
|---|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                                                                       |                                                                                         | Powers the device.                                                                                                                                                                          |
|   | VDDCORE                                                               | 0.9V to 1.1V Decoupling capacitor (100 nF) <sup>(1)(2)</sup>                            | Decoupling/Filtering capacitors must be added to improve startup stability and reduce source voltage drop.                                                                                  |
|   |                                                                       |                                                                                         | Supply ripple must not exceed 20 mVrms.                                                                                                                                                     |
|   |                                                                       |                                                                                         | Powers the PLLA cell.                                                                                                                                                                       |
|   | VDDPLLA                                                               | 0.9V to 1.1V  Decoupling/filtering RLC circuit <sup>(1)</sup>                           | The VDDPLLA power supply pin draws small current, but it is noise sensitive. Care must be taken in VDDPLLA power supply routing, decoupling and also on bypass capacitors.                  |
|   |                                                                       |                                                                                         | Supply ripple must not exceed 10 mVrms.                                                                                                                                                     |
|   | VDDNF                                                                 | 1.65V to 1.95V<br>or<br>3.0V to 3.6V<br>Decoupling capacitor (100 nF) <sup>(1)(2)</sup> | The VDDNF power supply the NAND Flash I/Os                                                                                                                                                  |
|   | VDDBU                                                                 | 1.8V to 3.6V Decoupling capacitor (100 nF) <sup>(1)(2)</sup>                            | Powers the Backup unit. (Slow Clock Oscillator, On-chip RC and a part of the System Controller).                                                                                            |
|   |                                                                       |                                                                                         | Supply ripple must not exceed 30 mVrms.                                                                                                                                                     |
|   |                                                                       |                                                                                         | Powers the main oscillator cells.                                                                                                                                                           |
|   | VDDOSC                                                                | 1.65V to 3.6V  Decoupling/Filtering RLC circuit <sup>(1)</sup>                          | The VDDOSC power supply pin draws small current, but it is noise sensitive. Care must be taken in VDDOSC power supply routing, decoupling and also on bypass capacitors.                    |
|   |                                                                       |                                                                                         | Supply ripple must not exceed 30 mVrms.                                                                                                                                                     |
|   |                                                                       |                                                                                         | Powers the External Memory Interface I/O lines.                                                                                                                                             |
|   | VDDIOM                                                                | 1.65V to 1.95V<br>or<br>3.0V to 3.6V<br>Decoupling capacitor (100 nF) <sup>(1)(2)</sup> | Dual voltage range supported.  The I/O drives are selected by programming the EBI_DRIVE field in the CCFG_EBICSA register.  At power-up, the high drive mode for 3.3V memories is selected. |
|   |                                                                       |                                                                                         | Decoupling/Filtering capacitors must be added to improve startup stability and reduce source voltage drop.                                                                                  |
|   |                                                                       | 0)/1. 0.0)/                                                                             | Powers the USB device and host UTMI+ interface.                                                                                                                                             |
|   | VDDUTMII  SV to 3.6V  Decoupling capacitor (100 nF) <sup>(1)(2)</sup> |                                                                                         | Decoupling/Filtering capacitors must be added to improve startup stability and reduce source voltage drop.                                                                                  |
|   |                                                                       | 0.9V to 1.1V                                                                            | Powers the USB device and host UTMI+ core.                                                                                                                                                  |
|   | VDDUTMIC                                                              | Decoupling/Filtering capacitors (100 nF and 2.2μF) <sup>(1)(2)</sup>                    | Decoupling/Filtering capacitors must be added to improve startup stability and reduce source voltage drop.                                                                                  |

# Application Note

| þ | Signal Name        | Recommended Pin Connection                                                          | Description                                                                                                                                   |  |
|---|--------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
|   | VDDIOP0<br>VDDIOP1 | 1.65V to 3.6V Decoupling/Filtering capacitors (100 nF) <sup>(1)(2)</sup>            | Powers the peripherals I/O lines.  Decoupling/Filtering capacitors must be added to improve startup stability and reduce source voltage drop. |  |
|   | VDDANA             | 3.0V to 3.6V  Decoupling/Filtering RLC circuit <sup>(1)</sup> Application dependent | Powers the Analog to Digital Converter (ADC) and some PIOD I/O lines.                                                                         |  |
|   | GNDCORE            | Core Chip Ground                                                                    | GNDCORE pins are common to VDDCORE pins.  GNDCORE pins should be connected as shortly as possible to the system ground plane.                 |  |
|   | GNDBU              | Backup Ground                                                                       | GNDBU pin is provided for VDDBU pins.  GNDBU pin should be connected as shortly as possible to the system ground plane.                       |  |
|   | GNDIOM             | DDR2 and EBI I/O Lines Ground                                                       | GNDIOM pins are common to VDDIOM and VDDNF pins GNDIOM pins should be connected as shortly as possible to the system ground plane.            |  |
|   | GNDIOP             | Peripherals and ISI I/O lines Ground                                                | GNDIOP pins are common to VDDIOP0, VDDIOP1 pins. GNDIOP pins should be connected as shortly as possible to the system ground plane.           |  |
|   | GNDOSC             | PLLA, PLLUTMI and Oscillator Ground                                                 | GNDOSC pin is provided for VDDOSC, VDDPLLA pins. GNDOSC pin should be connected as shortly as possible to the system ground plane.            |  |
|   | GNDUTMI            | UDPHS and UHPHS UTMI+ Core and interface Ground                                     | GNDUTMI pins are common to VDDUTMII and VDDUTMIC pins. GNDUTMI pins should be connected as shortly as possible to the system ground plane.    |  |
|   | GNDANA             | Analog Ground                                                                       | GNDANA pins are common to VDDANA pins. GNDANA pins should be connected as shortly as possible to the system ground plane.                     |  |

Note: For more information please refer to the Core Power Supply POR Characteristics section of the SAM9G25 Datasheet.





| þ | Signal Name                                                   | Recommended Pin Connection                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                        |  |  |  |
|---|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|   | Clock, Oscillator and PLL                                     |                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|   | XIN<br>XOUT<br>12 MHz Main<br>Oscillator<br>in<br>Normal Mode | Crystals between 8 and 16 MHz  USB High Speed (not Full Speed) Host and Device peripherals need a 12 MHz clock.  Capacitors on XIN and XOUT (crystal load capacitance dependent) | Crystal load capacitance to check (C <sub>CRYSTAL</sub> ).  SAM9G25  XIN  XOUT  GNDOSC  C <sub>CRYSTAL</sub> Example: for a 12 MHz crystal with a load capacitance of C <sub>CRYSTAL</sub> = 15 pF, external capacitors are required: C <sub>LEXT</sub> = 22 pF.  Refer to the electrical specifications of the SAM9G25  Datasheet |  |  |  |
|   | XIN<br>XOUT<br>12 MHz Main<br>Oscillator<br>in<br>Bypass Mode | XIN: external clock source<br>XOUT: can be left unconnected<br>USB High speed (not Full Speed)<br>Host and Device peripherals need a<br>12 MHz clock.                            | VDDOSC square wave signal External clock source up to 50 MHz Duty Cycle: 40 to 60% Refer to the electrical specifications of the SAM9G25 Datasheet                                                                                                                                                                                 |  |  |  |
|   | XIN<br>XOUT<br>12 MHz Main<br>Oscillator<br>Only              | XIN: can be left unconnected XOUT: can be left unconnected USB High speed (not Full Speed) Host and Device peripherals need a 12 MHz clock.                                      | Typical nominal frequency 12 MHz  Duty Cycle: 45 to 55%  Refer to the electrical specifications of the SAM9G2  Datasheet                                                                                                                                                                                                           |  |  |  |

# Application Note

| þ | Signal Name                                                                                                                                                                                                                                                                    | Recommended Pin Connection Description                          |                                                                                                                                                                                                                                                                                                                           |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | XIN32 XOUT32 Slow Clock Oscillator  SAM9G25  XIN32 Capacitors on XIN32 and XOUT32 (crystal load capacitance dependent)  Capacitors on XIN32 and XOUT32 CLEXT32  Example: for a 32.768 kHz crystal with a load of CCRYSTAL32 = 12.5 pF, external capacitors at CLEXT32 = 19 pF. |                                                                 | Crystal load capacitance to check (C <sub>CRYSTAL32</sub> ).  SAM9G25  XIN32  C <sub>CRYSTAL32</sub> Example: for a 32.768 kHz crystal with a load capacitance of C <sub>CRYSTAL32</sub> = 12.5 pF, external capacitors are required: C <sub>LEXT32</sub> = 19 pF.  Refer to the electrical specifications of the SAM9G25 |
|   | XIN32<br>XOUT32<br>Slow Clock Oscillator<br>in<br>Bypass Mode                                                                                                                                                                                                                  | XIN32: external clock source<br>XOUT32: can be left unconnected | VDDBU square wave signal External clock source up to 44 kHz  Refer to the electrical specifications of the SAM9G25 Datasheet                                                                                                                                                                                              |
|   | VBG                                                                                                                                                                                                                                                                            | 0.9 - 1.1V <sup>(5)</sup>                                       | Bias Voltage Reference for USB  To reduce as much as possible the noise on VBG pin please check the Layout consideration below:  - VBG path as short as possible - ground connection to GNDUTMI   6K8 ± 1% W  VBG  10 pF  GNDUTMI  Refer to the Signal Description List of the SAM9G25  Datasheet                         |





| þ | þ Signal Name Recommended Pin Connection                                                                                                               |                                                                                                                                                                 | Description                                                                                                                                                                                                                                     |  |  |  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|   | ICE and JTAG <sup>(3)</sup>                                                                                                                            |                                                                                                                                                                 |                                                                                                                                                                                                                                                 |  |  |  |
|   | тск                                                                                                                                                    | Pull-up (100 kOhm) <sup>(1)</sup>                                                                                                                               | This pin is a Schmitt trigger input.<br>No internal pull-up resistor.                                                                                                                                                                           |  |  |  |
|   | TMS                                                                                                                                                    | Pull-up (100 kOhm) <sup>(1)</sup>                                                                                                                               | This pin is a Schmitt trigger input.<br>No internal pull-up resistor.                                                                                                                                                                           |  |  |  |
|   | TDI                                                                                                                                                    | Pull-up (100 kOhm) <sup>(1)</sup>                                                                                                                               | This pin is a Schmitt trigger input.<br>No internal pull-up resistor.                                                                                                                                                                           |  |  |  |
|   | TDO                                                                                                                                                    | Floating                                                                                                                                                        | Output driven at up to V <sub>VDDIOP0</sub>                                                                                                                                                                                                     |  |  |  |
|   | RTCK                                                                                                                                                   | Floating                                                                                                                                                        | Output driven at up to V <sub>VDDIOP0</sub>                                                                                                                                                                                                     |  |  |  |
|   | NTRST                                                                                                                                                  | Please refer to the Pin Description of the SAM9G25 Datasheet                                                                                                    | This pin is a Schmitt trigger input. Internal pull-up resistor to V <sub>VDDIOP0</sub> (100 kOhm).                                                                                                                                              |  |  |  |
|   | In harsh environments, (4) It is strongly recommended to tie this pin to  GNDBU if not used or to add an external low-value resistor (such as 1 kOhm). |                                                                                                                                                                 | Internal pull-down resistor to GNDBU (15 kOhm).<br>Must be tied to V <sub>VDDBU</sub> to enter JTAG Boundary Scan.                                                                                                                              |  |  |  |
|   |                                                                                                                                                        | Reset/Test                                                                                                                                                      |                                                                                                                                                                                                                                                 |  |  |  |
|   |                                                                                                                                                        |                                                                                                                                                                 | NRST is a bidirectional pin (Schmitt trigger input).                                                                                                                                                                                            |  |  |  |
|   | NRST                                                                                                                                                   | Application dependent.  Can be connected to a push button for hardware reset.                                                                                   | It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller.  By default, the <b>User Reset is enabled</b> after a General |  |  |  |
|   |                                                                                                                                                        | naroware reset.                                                                                                                                                 | Reset so that it is possible for a component to assert low and reset the microcontroller.  An internal pull-up resistor to V <sub>VDDIOP0</sub> (100 kOhm) is available for User Reset and External Reset control.                              |  |  |  |
|   |                                                                                                                                                        |                                                                                                                                                                 | available for User Reset and External Reset control.                                                                                                                                                                                            |  |  |  |
|   | TST                                                                                                                                                    | In harsh environments, <sup>(4)</sup> It is strongly recommended to tie this pin to GNDBU if not used or to add an external low-value resistor (such as 1 kOhm) | This pin is a Schmitt trigger input.<br>Internal pull-down resistor to GNDBU (15 kOhm).                                                                                                                                                         |  |  |  |
|   | BMS                                                                                                                                                    | Application dependent.                                                                                                                                          | Must be tied to V <sub>VDDIOP0</sub> to boot from Embedded ROM.  Must be tied to GNDIOP to boot from external memory  (EBI Chip Select 0).                                                                                                      |  |  |  |

# Application Note

| þ   | þ Signal Name Recommended Pin Connection                                                                                                     |                        | Description                                                                                                                                                                                                                                                                                                            |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                                                                                                                              | Shutdown/Wakeup        | Logic                                                                                                                                                                                                                                                                                                                  |
|     | Application dependent.  A typical application connects the pin SHDN shutdown input of the DC/DC Converter providing the main power supplies. |                        | This pin is a push-pull output. SHDN pin is driven low to GNDBU by the Shutdown Controller (SHDWC).                                                                                                                                                                                                                    |
|     | WKUP 0V to V <sub>VDDBU</sub>                                                                                                                |                        | This pin is an input-only.  WKUP behavior can be configured through the Shutdown  Controller (SHDWC).                                                                                                                                                                                                                  |
|     |                                                                                                                                              | PIO                    |                                                                                                                                                                                                                                                                                                                        |
|     | PAx<br>PBx<br>PCx<br>PDx                                                                                                                     | Application dependent. | All PIOs are pulled-up inputs (100 kOhms) at reset except those which are multiplexed with the Address Bus signals that require to be enabled as peripherals:  Refer to the column "Reset State" of the Pin Description table in the I/O Description section of the SAM9G25  Datasheet.  Schmitt Trigger on All Inputs |
|     |                                                                                                                                              |                        | To reduce power consumption if not used, the concerned PIO can be configured as an output, driven at '0' with internal pull-up disabled.                                                                                                                                                                               |
| ADC |                                                                                                                                              |                        |                                                                                                                                                                                                                                                                                                                        |
|     | 2.4V to VDDANA TSADVREF Decoupling/Filtering capacitors. Application dependent                                                               |                        | ADVREF is a pure analog input.  To reduce power consumption, if ADC is not used:  connect ADVREF to GNDANA.                                                                                                                                                                                                            |
|     |                                                                                                                                              | EBI                    |                                                                                                                                                                                                                                                                                                                        |
|     | D0-D31                                                                                                                                       | Application dependent. | Data Bus (D0 to D31)  D0-D15 lines are pulled-up inputs to V <sub>DDIOM</sub> at reset.  D16-D31 lines are pulled-up inputs to V <sub>VDDNF</sub> at reset.  Note: D16 to D31 are multiplexed with the PIOD controller.                                                                                                |
|     | A0-A25                                                                                                                                       | Application dependent. | Address Bus (A0 to A25) All address lines are driven to '0' at reset.  Note: A20 to A25 are multiplexed with the PIOD controller.                                                                                                                                                                                      |





| þ | Signal Name                                             | Recommended Pin Connection              | Description                                                                                                                                      |  |  |
|---|---------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|   | DDR2 - SMC - SDRAM Controller - NAND Flash Support      |                                         |                                                                                                                                                  |  |  |
|   |                                                         | See "External Bus Interface (EBI) Hardv | vare Interface" on page 12.                                                                                                                      |  |  |
|   |                                                         | USB High Speed Host                     | (UHPHS)                                                                                                                                          |  |  |
|   | HFSDPA/HFSDPB<br>HHSDPA/HHSDPB                          | Application dependent. (5)              | Integrated pull-down resistor to prevent over consumption when the host is disconnected.                                                         |  |  |
|   | HFSDMA/HFSDMB HHSDMA/HHSDMB  Application dependent. (5) |                                         | Integrated pull-down resistor to prevent over consumption when the host is disconnected.                                                         |  |  |
|   |                                                         | USB Full Speed Host                     | (UHPHS)                                                                                                                                          |  |  |
|   | HFSDPC                                                  | Application dependent. (5)              | Integrated pull-down resistor to prevent over consumption when the host is disconnected.                                                         |  |  |
|   | HFSDMC Application dependent. (5)                       |                                         | Integrated pull-down resistor to prevent over consumption when the host is disconnected.                                                         |  |  |
|   |                                                         | USB High Speed Devic                    | e (UDPHS)                                                                                                                                        |  |  |
|   | DHSDM/DFSDP                                             | Application dependent <sup>(6)</sup>    | Integrated programmable pull-up resistor.  Integrated programmable pull-down resistor to prevent over consumption when the host is disconnected. |  |  |
|   |                                                         |                                         | To reduce power consumption, if USB Device is not used, connect the embedded pull-up.                                                            |  |  |
|   | DHSDP/DFSDM                                             | Application dependent <sup>(6)</sup>    | Integrated programmable pull-down resistor to prevent over consumption when the host is disconnected.                                            |  |  |
|   |                                                         |                                         | To reduce power consumption, if USB Device is not used, connect the embedded pull-down.                                                          |  |  |

Notes: 1. These values are given only as a typical example.

2. Decoupling capacitors must be connected as close as possible to the microcontroller and on each concerned pin.



- 3. It is recommended to establish accessibility to a JTAG connector for debug in any case.
- 4. In a well-shielded environment subject to low magnetic and electric field interference, the pin may be left unconnected. In noisy environments, a connection to ground is recommended.
- Example of USB High Speed Host connection:
   A termination 39 Ohm serial resistor must be connected to HFSDPx and HFSDMx. More details are in the USB Host High Speed Port section of the SAM9G25 Datasheet.



6. Typical USB High Speed Device connection: As there is an embedded pull-up, no external circuitry is necessary to enable and disable the 1.5 k Ohm pull-up. A termination 39 Ohm serial resistor must be connected to DFSDP and DFSDM. More details are in the USB High Speed Device Port section of the SAM9G25 Datasheet.







### 4. External Bus Interface (EBI) Hardware Interface

These tables detail the connections to be applied between the EBI pins and the external devices for each Memory Controller.

**Table 4-1.** EBI Pins and External Static Devices Connections

| Pins of the Interfaced Devic |                        |                                |                         |                                |                                 |                         |
|------------------------------|------------------------|--------------------------------|-------------------------|--------------------------------|---------------------------------|-------------------------|
| Signals:<br>EBI_             | 8-bit Static<br>Device | 2 x 8-bit<br>Static<br>Devices | 16-bit Static<br>Device | 4 x 8-bit<br>Static<br>Devices | 2 x 16-bit<br>Static<br>Devices | 32-bit Static<br>Device |
| Controller                   | SMC                    |                                |                         |                                |                                 |                         |
| D0 - D7                      | D0 - D7                | D0 - D7                        | D0 - D7                 | D0 - D7                        | D0 - D7                         | D0 - D7                 |
| D8 - D15                     | _                      | D8 - D15                       | D8 - D15                | D8 - D15                       | D8 - 15                         | D8 - 15                 |
| D16 - D23                    | _                      | _                              | _                       | D16 - D23                      | D16 - D23                       | D16 - D23               |
| D24 - D31 <sup>(5)</sup>     | _                      | _                              | _                       | D24 - D31                      | D24 - D31                       | D24 - D31               |
| A0/NBS0                      | A0                     | _                              | NLB                     | -                              | NLB <sup>(3)</sup>              | BE0                     |
| A1/NWR2/NBS2/DQ<br>M2        | A1                     | A0                             | AO                      | WE <sup>(2)</sup>              | NLB <sup>(4)</sup>              | BE2                     |
| A2 - A22 <sup>(5)</sup>      | A[2:22]                | A[1:21]                        | A[1:21]                 | A[0:20]                        | A[0:20]                         | A[0:20]                 |
| A23 - A25 <sup>(5)</sup>     | A[23:25]               | A[22:24]                       | A[22:24]                | A[21:23]                       | A[21:23]                        | A[21:23]                |
| NCS0                         | CS                     | CS                             | CS                      | CS                             | CS                              | cs                      |
| NCS1/DDRSDCS                 | CS                     | CS                             | CS                      | CS                             | CS                              | cs                      |
| NCS2 <sup>(5)</sup>          | cs                     | CS                             | CS                      | CS                             | CS                              | cs                      |
| NCS3/NANDCS                  | CS                     | CS                             | CS                      | CS                             | CS                              | cs                      |
| NCS4 <sup>(5)</sup>          | CS                     | CS                             | CS                      | CS                             | CS                              | cs                      |
| NCS5 <sup>(5))</sup>         | cs                     | CS                             | CS                      | CS                             | CS                              | CS                      |
| NRD                          | OE                     | OE                             | OE                      | OE                             | OE                              | OE                      |
| NWR0/NWE                     | WE                     | WE <sup>(1)</sup>              | WE                      | WE <sup>(2)</sup>              | WE                              | WE                      |
| NWR1/NBS1                    | _                      | WE <sup>(1)</sup>              | NUB                     | WE <sup>(2)</sup>              | NUB <sup>(3)</sup>              | BE1                     |
| NWR3/NBS3/DQM3               | _                      | _                              | _                       | WE <sup>(2)</sup>              | NUB <sup>(4)</sup>              | BE3                     |

Notes: 1. NWR0 enables lower byte writes. NWR1 enables upper byte writes.

- 2. NWRx enables corresponding byte x writes (x = 0,1,2 or 3).
- 3. NBS0 and NBS1 enable respectively lower and upper bytes of the lower 16-bit word.
- 4. NBS2 and NBS3 enable respectively lower and upper bytes of the upper 16-bit word.
- 5. Multiplexed pins with PD15-PD31.

**Table 4-2.** EBI Pins and External Device Connections

| Signals:          | Pins of the Interfaced Device |           |                             |
|-------------------|-------------------------------|-----------|-----------------------------|
| EBI_              | DDR2/LPDDR                    | SDRAM     | NAND Flash                  |
| Controller        | DDRC                          | SDRAMC    | NFC                         |
| D0 - D15          | D0 - D15                      | D0 - D15  | NFD0-NFD15 <sup>(1)</sup>   |
| D16 - D31         | _                             | D16 - D31 | NFD0-NFD15 <sup>(1)</sup> - |
| A0/NBS0           | _                             | -         | _                           |
| A1/NWR2/NBS2/DQM2 | _                             | DQM2      | _                           |

 Table 4-2.
 EBI Pins and External Device Connections (Continued)

| Signals:           | Pins       | Pins of the Interfaced Device |            |  |  |
|--------------------|------------|-------------------------------|------------|--|--|
| EBI_               | DDR2/LPDDR | SDRAM                         | NAND Flash |  |  |
| Controller         | DDRC       | SDRAMC                        | NFC        |  |  |
| DQM0-DQM1          | DQM0-DQM1  | DQM0-DQM1                     | -          |  |  |
| DQS0-DQM1          | DQS0-DQS1  | _                             | _          |  |  |
| A2 - A10           | A[0:8]     | A[0:8]                        | _          |  |  |
| A11                | A9         | A9                            | _          |  |  |
| SDA10              | A10        | A10                           | _          |  |  |
| A12                | _          | _                             | -          |  |  |
| A13 - A14          | A[11:12]   | A[11:12]                      | -          |  |  |
| A15                | A13        | A13                           | _          |  |  |
| A16/BA0            | BA0        | BA0                           | -          |  |  |
| A17/BA1            | BA1        | BA1                           | _          |  |  |
| A18/BA2            | BA2        | BA2                           | -          |  |  |
| A19-A20            | -          | _                             | -          |  |  |
| A21/NANDALE        | _          | -                             | ALE        |  |  |
| A22/NANDCLE        | _          | _                             | CLE        |  |  |
| A23 - A24          | _          | _                             | -          |  |  |
| A25                | _          | _                             | -          |  |  |
| NCS0               | _          | _                             | _          |  |  |
| NCS1/DDRSDCS       | DDRCS      | SDCS                          | -          |  |  |
| NCS2               | _          | -                             | -          |  |  |
| NCS3/NANDCS        | _          | _                             | CE         |  |  |
| NCS4               | _          | _                             | -          |  |  |
| NCS5               | _          | _                             | _          |  |  |
| NANDOE             | _          | _                             | OE         |  |  |
| NANDWE             | _          | _                             | WE         |  |  |
| NRD                | _          | _                             | -          |  |  |
| NWR0/NWE           | _          | _                             | _          |  |  |
| NWR1/NBS1          | _          | _                             | -          |  |  |
| NWR3/NBS3/DQM3     | _          | DQM3                          | _          |  |  |
| CFCE1              | _          | _                             | -          |  |  |
| CFCE2              | -          | _                             | -          |  |  |
| SDCK               | CK         | СК                            | -          |  |  |
| SDCK#              | CK#        | _                             | -          |  |  |
| SDCKE              | CKE        | CKE                           | -          |  |  |
| RAS                | RAS        | RAS                           | -          |  |  |
| CAS                | CAS        | CAS                           | -          |  |  |
| SDWE               | WE         | WE                            | _          |  |  |
| Pxx <sup>(2)</sup> | _          | _                             | CE         |  |  |
| Pxx <sup>(2)</sup> | _          | _                             | RDY        |  |  |

Notes: 1. A switch, NFD0\_ON\_D16, enables the user to select Nand Flash path on D0-D7 or D16-D24 depending on memory power supplies. this switch is located in the EBICSA register in the Bus Matrix User Interface.

2. Any PIO line.





### 5. AT91SAM Boot Program Hardware Constraints

See the Boot Strategies section of the SAM9G25 Datasheet for more details on the boot program.

#### 5.1 AT91SAM Boot Program Supported Crystals (MHz)

A 12 MHz Crystal or external clock (in bypass mode) is mandatory in order to generate USB and PLL clocks correctly for the following boots.

#### 5.2 NAND Flash Boot

Boot is possible if the first page contains a valid header or if it is ONFI compliant. For more details please check the section Nand Flash Boot of the SAM9G25 Datasheet.

Booting on a 16-bit NAND Flash devices is not possible.

 Table 5-1.
 Pins Driven during NAND Flash Boot Program Execution

| Peripheral  | Pin            | PIO Line           |
|-------------|----------------|--------------------|
| EBI CS3 SMC | NANDCS         | PD4                |
| EBI CS3 SMC | NAND ALE       | A21                |
| EBI CS3 SMC | NAND CLE       | A22                |
| EBI CS3 SMC | Cmd//Addr/Data | D[7:0] or D[23:16] |

#### 5.3 SD Card Boot

SD Card Boot supports all SD Card memories compliant with SD Memory Card Specification V2.0. This includes SDHC cards.

**Table 5-2.** Pins Driven during SD Card Boot Program Execution

| Peripheral | Pin     | PIO Line |
|------------|---------|----------|
| MCI0       | MCI0_CK | PA17     |
| MCI0       | MCI0_CD | PA16     |
| MCI0       | MCI0_D0 | PA15     |
| MCI0       | MCI0_D1 | PA18     |
| MCI0       | MCI0_D2 | PA19     |
| MCI0       | MCI0_D3 | PA20     |

### 5.4 Serial and DataFlash® Boot

Two kinds of SPI Flash are supported, SPI Serial Flash and SPI DataFlash.

The SPI Flash bootloader tries to boot on SPI0 Chip Select 0, first looking for SPI Serial Flash, and then for SPI DataFlash.

The SPI Flash Boot program supports:

- all Serial Flash devices
- all Atmel DataFlash devices

 Table 5-3.
 Pins Driven during Serial or DataFlash Boot Program Execution

| Peripheral | Pin   | PIO Line |
|------------|-------|----------|
| SPI0       | MOSI  | PA12     |
| SPI0       | MISO  | PA11     |
| SPI0       | SPCK  | PA13     |
| SPI0       | NPCS0 | PA14     |

#### 5.5 TWI EEPROM Boot

The TWI EEPROM Flash Boot program searches for a valid application in an EEPROM memory.

TWI EEPROM Boot supports all I2C-compatible EEPROM memories using 7 bits device (Address 0x50).

**Table 5-4.** Pins Driven during TWI EEPROM Boot Program Execution

| Peripheral | Pin   | PIO Line |
|------------|-------|----------|
| TWI0       | TWD0  | PA30     |
| TWI0       | TWCK0 | PA31     |

### 5.6 SAM-BA® Boot

The SAM-BA Boot Assistant supports serial communication via the DBGU or the USB Device Port.

 Table 5-5.
 Pins Driven during SAM-BA Boot Program Execution

| Peripheral | Pin  | PIO Line |
|------------|------|----------|
| DBGU       | DRXD | PA9      |
| DBGU       | DTXD | PA10     |





# **Revision History**

| Doc. Rev | Comments    | Change Request Ref. |
|----------|-------------|---------------------|
| Α        | First issue |                     |



#### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: (+1) (408) 441-0311 Fax: (+1) (408) 487-2600

#### International

Atmel Asia Limited

Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG

Tel: (+852) 2245-6100 Fax: (+852) 2722-1369 Atmel Munich GmbH

Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY

Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com www.atmel.com/AT91SAM

Literature Requests www.atmel.com/literature Technical Support

AT91SAM Support Atmel technical support Sales Contacts

www.atmel.com/contacts/

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.



© 2011 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, DataFlash<sup>®</sup>, SAM-BA<sup>®</sup> and others are registered trademarks and others are trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, the ARM Powered<sup>®</sup> logo, Thumb<sup>®</sup> and others are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be the trademarks of others.